

# Winbond ACPI-STR Controller W83301DR-O



## Table of Content-

| 1.  | GENERAL DESCRIPTION          |                                           |    |  |  |  |
|-----|------------------------------|-------------------------------------------|----|--|--|--|
| 2.  | FEAT                         | TURES                                     | 3  |  |  |  |
| 3.  | W83                          | 301DR-O PIN CONFIGURATION                 | 4  |  |  |  |
| 4.  | PIN [                        | DESCRIPTION                               | 5  |  |  |  |
| 5.  | W83                          | 301DR-O DUAL-LAYOUT WITH W83301R/W83301DR | 7  |  |  |  |
| 6.  | INTE                         | RNAL BLOCK DIAGRAM                        | 8  |  |  |  |
| 7.  | FUN                          | CTIONAL DESCRIPTION                       | 9  |  |  |  |
|     | 7.1                          | ACPI State Control                        | 9  |  |  |  |
|     | 7.2                          | Charge Pump                               | 10 |  |  |  |
|     | 7.3                          | Power OK                                  | 10 |  |  |  |
|     | 7.4                          | Soft-Start                                | 10 |  |  |  |
| 8.  | ELEC                         | CTRICAL CHARACTERISTICS                   | 11 |  |  |  |
|     | 8.1                          | ABSOLUTE MAXIMUM RATINGS                  | 11 |  |  |  |
|     | 8.2                          | AC CHARACTERISTICS                        | 11 |  |  |  |
| 9.  | PACI                         | KAGE DIMENSION 24-TSSOP 173MIL            | 13 |  |  |  |
| 10. | ORDERING INFORMATION1        |                                           |    |  |  |  |
| 11. | HOW TO READ THE TOP MARKING1 |                                           |    |  |  |  |
| 12. | REVISION HISTORY1            |                                           |    |  |  |  |



#### 1. GENERAL DESCRIPTION

The W83301DR-O is an ACPI-compliant controller for microprocessor and other computer applications. The part provides functions - two switch controllers to generate a  $5V_{DL}$  and a  $3.3~V_{DL}$  voltage from ATX power supply; a linear controller – STR1 ( $2.5V_{DUAL}$ ), and a bus termination controller – STR2 ( $1.25~V_{DUAL}$ ) for high-speed bus such as RDRAM/DDRAM current sinking and sourcing. Besides, the W83301DR-O also can provide extra voltage up to 0.4V in each regulator output for over-clocking application and more performance by two hardware pins -  $V_{SET2}$ , and  $V_{SET3}$ . In order to reduce the customer's cost, and simplify the circuit design, the W83301DR-O integrates a charge-pump engine into the chip to provide higher driving voltage to drive single N-channel MOSFETs. The W83301DR-O also offers PWOK and over current detection to protect each output and soft-start protects all linear controllers from rush current attack. The W83301DR-O is available in a 24-pin TSSOP package.

#### 2. FEATURES

- Provides various voltages for DDR-STR applications
  - Provide a switch controller to generate 5V<sub>DUAL</sub> voltage
  - Provide a switch controller to generate 3.3V<sub>DUAL</sub> voltage
  - Linear controller STR1–2.5V<sub>DUAL</sub> for DDR application
  - Bus termination controller STR2 –1.25V<sub>DUAL</sub> for high speed bus termination to sink and drive redundant current

- 3 -

- Provide a switch 5V<sub>DLEN</sub> pin to enable/disable 5V<sub>DL</sub> output in S5 state for USB application
- Supports DDR ACPI-STR Functions
- Drives all N-Channel MOSFETs
- Power-Up Softstart for all controllers
- Up to 0.4V/0.2V incremental voltage on STR1/STR2 for over-clocking application.
- Under-Voltage Fault Monitor
- Soft-Start function
- 24-Pin TSSOP Package



## 3. W83301DR-O PIN CONFIGURATION



## 4. PIN DESCRIPTION

| SYMBOL                               | PIN | FUNCTION                                                                                                                                    |  |  |  |  |  |
|--------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Reserved                             | 1   | Pin Reserved                                                                                                                                |  |  |  |  |  |
| BT <sub>DRV</sub>                    | 2   | <b>BT Current Source.</b> Connect this pin to the gate of a suitable N-channel MOSFET for driving bus termination regulator output.         |  |  |  |  |  |
| $BT_SEN$                             | 3   | BT Sense. Connect this pin to the bus termination regulator output.                                                                         |  |  |  |  |  |
| BT <sub>SINK</sub>                   | 4   | <b>BT Current Sink.</b> This pin is used to drive a N-channel MOSFET to sink the redundant current in the high-speed bus.                   |  |  |  |  |  |
| Reserved                             | 5   | <b>Function Reserved.</b> Pull up this pin to +5VSB through a 1.5 Kohm resistor.                                                            |  |  |  |  |  |
| Vss                                  | 6   | Power Ground. Connect this pin to ground.                                                                                                   |  |  |  |  |  |
| 5V <sub>SB</sub>                     | 7   | Power 5V <sub>SB</sub> . Input 5V <sub>SB</sub> supply.                                                                                     |  |  |  |  |  |
| C1                                   | 8   | <b>Charge Pump Cap.</b> Attach flying capacitor between this pin and C2 to generate internally used high voltage from 5V power supply.      |  |  |  |  |  |
| C2                                   | 9   | Charge Pump Cap. Attach flying capacitor between this pin and C1 to generate internally used high voltage from 5V power supply.             |  |  |  |  |  |
| ChrPmp                               | 10  | <b>Charge Pump output.</b> This pin produces voltage doubled 5V supply by charge pumping. Bypass with a 0.1uF capacitor.                    |  |  |  |  |  |
| 5V <sub>DLEN</sub> #                 | 11  | <b>5VDL Enable.</b> Control 5V <sub>DL</sub> voltage output. Pull-up internally.                                                            |  |  |  |  |  |
| V <sub>SET3</sub>                    | 12  | <b>Voltage Selection.</b> Combine with VSET2 to select output voltages of STR regulators.                                                   |  |  |  |  |  |
| V <sub>SET2</sub>                    | 13  | <b>Voltage Selection.</b> Combine with VSET3 to select output voltages of STR regulators.                                                   |  |  |  |  |  |
| S5#                                  | 14  | <b>S5 Signal.</b> Control signal governing the soft off state S5. Pull-up internally.                                                       |  |  |  |  |  |
| S3#                                  | 15  | <b>S3 Signal.</b> Control signal governing the soft off state S3. Pull-up internally.                                                       |  |  |  |  |  |
| 3V <sub>SBSEN</sub>                  | 16  | <b>3V</b> <sub>DL</sub> <b>Sense.</b> Connect this pin to the STR1 output.                                                                  |  |  |  |  |  |
| 3V <sub>DLSB</sub>                   | 17  | <b>3V<sub>DL</sub> Drive.</b> Connect this pin to the gate of a suitable N-channel MOSFET for driving STR1 output.                          |  |  |  |  |  |
| 5V <sub>DLSB</sub>                   | 18  | <b>5VSB Output Control.</b> Connect this pin to the gate of a N-MOSFET to output 5VSB power to 5V <sub>DL</sub> .                           |  |  |  |  |  |
| 3V <sub>DRV</sub> /5V <sub>DRV</sub> | 19  | <b>3.3V/5V Output Control.</b> Connect this pin to the gate of a N-MOSFET to output 3.3V/5V power to 3.3V <sub>DL</sub> /5V <sub>DL</sub> . |  |  |  |  |  |



#### Pin Description, continued.

| SYMBOL              | PIN | FUNCTION                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|---------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PWOK                | 20  | <b>Power OK.</b> Open collector input/output. Used to indicate the ready of 5Vin supply. If any STR supply occurs over current and induce undervoltage, PWOK will be pull down.                                                                                                                                                  |  |  |  |  |  |
| SS                  | 21  | <b>Soft-Start.</b> Attach a capacitor (0.033u) to this pin to determine the softstart rate. A ramp generated by charging this capacitor with internal soft-start current (18uA) is used to clamp the voltage rising slew rate of STR regulators and $5V_{DL}$ . Soft starting avoids too much rush current during voltage setup. |  |  |  |  |  |
| STR1 <sub>SEN</sub> | 22  | STR1 Sense. Connect this pin to the STR1 output.                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| STR1 <sub>DRV</sub> | 23  | <b>STR1 Drive.</b> Connect this pin to the gate of a suitable N-channel MOSFET for driving STR1 output.                                                                                                                                                                                                                          |  |  |  |  |  |
| Reserved            | 24  | Pin Reserved                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |



#### W83301DR-O DUAL-LAYOUT WITH W83301R/W83301DR





### 6. INTERNAL BLOCK DIAGRAM





#### 7. FUNCTIONAL DESCRIPTION

#### 7.1 ACPI State Control

In order to meet the ACPI specification, the W83301DR-O implements an internal state machine to generate ACPI-compliant power state transition.

There are five states in the state machine, the five states are G3 (Mechanical-Off State), S0 (Full-Power State), S3 (Sleeping State-Suspend to RAM), S5<sub>On</sub> (Soft-Off State), S5<sub>Off</sub> and all of the state changes to the other according to the value of S3#, S5# and 5V<sub>DLEN</sub>#. On the other hand, cause of the W83301DR-O allows the user to disable/enable the 5V<sub>DUAL</sub> output in S5 state via the 5V<sub>DLEN</sub># pin, there are two states - S5<sub>On</sub> and S5<sub>Off</sub>, corresponding to S5 state. Besides, a soft ramp-up mechanism is needed to protect the 5V<sub>DL</sub> output from the rush current attack during the S5<sub>Off</sub> to S5<sub>On</sub> state transition. Same as the 5V<sub>DL</sub> output, the W83301DR-O also implements soft ramp-up mechanism in each STR outputs during the S5<sub>On</sub> state transfers to the S0 state.

As the internal state machine, when the power turns on, the voltage of 5VSB of the ATX power supply ramps up to 4.5V, the chip will enters the  $S5_{Off}$  state from the G3 state, and will enters the  $S5_{On}$  state if the signal of  $5V_{DLEN}$ #=0 and S5#=0; When the signals S3#=1 and S5#=1, the system will enters the S0 state from  $S5_{off}$ .

In the S5<sub>On</sub> state, the chip will returns back to the S5<sub>Off</sub> state if the 5V<sub>DLEN</sub>#=1 is set.

When the system in the S0 state, the system will enters the S3 (S3#=0, S5#=1) or S5 (S5#=0) state when the system is idle for a long time or user presses the power button.

When the system enters the S3 state, the system will waked up and enter the S0 state by (S3#=1, S5#=1,PWOK=1), or gets into S5 state by (S5#=0).

| STATE 5V <sub>DL</sub>    |                                       | 3V <sub>DL</sub>                      | STR1 | STR2 | LUV ACTIVITY * |
|---------------------------|---------------------------------------|---------------------------------------|------|------|----------------|
| G3                        | Off                                   | Off                                   | Off  | Off  | No             |
| S5 (5V <sub>DL</sub> Off) | Off                                   | On<br>(Driven by 3V <sub>DLSB</sub> ) | Off  | Off  | No             |
| S5 (5V <sub>DL</sub> On)  | On (Driven by 5V <sub>DLSB</sub> )    | On<br>(Driven by 3V <sub>DLSB</sub> ) | Off  | Off  | No             |
| S0                        | On<br>(Driven by 5V <sub>DRV</sub> )  | On<br>(Driven by 3V <sub>DRV</sub> )  | On   | On   | Yes            |
| S3                        | On<br>(Driven by 5V <sub>DLSB</sub> ) | On<br>(Driven by 3V <sub>DLSB</sub> ) | On   | On   | Yes            |

Table 1. W83301DR-O Outputs Table

<sup>\*</sup> Only the STR1 has linear under voltage function.



#### 7.2 Charge Pump

In order to simply the design circuit and provide a cost-effective solution for customer, the W83301DR-O integrates with a switched-capacitor voltage doublers charge pump to provide a higher driving voltage (Up to 10 volt) and can drive single N-channel MOSFETs in each output.

#### 7.3 Power OK

The W83301DR-O use a bi-direction Power OK signal to ensure the system can work normally. When the system jump from the state S3 to the state S0, the W83301DR-O will monitor the input signal from PWOK pin to ensure that external system power is OK and then will switches each outputs into the S0 state; In the other hand, the W83301DR-O will pulls down the Power OK signal to inform the system a over current and induce under-voltage occurred.

#### 7.4 Soft-Start

During the 'S5off' to the 'S5on' and the 'S5on' to the 'S0' state transitions, the 5Vdual/3Vdual and STR voltages need to ramp up from 0V to the setting values respectively. The charging current flowing to output capacitors must be limited to avoid supply drop-off.

In W83301DR-O, an internal 18 uA current source (Iss) charges an external capacitor (Css) to generate a linear ramp-up voltage on SS pin (Vss). The Vss slews from 0V to about 9V during the above-mentioned state transitions, and the Vss slew rate is used to clamp the ramp-up rate of 5Vdual and STR output voltages. This output clamping allows power-ups free of supply drop-off events.

Since the outputs are ramped up in a constant slew-rate, the current dedicated to charge any output capacitor can be calculated with the following formula:

$$I_{COUT} = Iss x (Cout / Css)$$

Some technique are included in W83301DR-O to further reduce the total charging current: the busterminator is input clamped, and its output voltage slew-rate, so as its charging current, will be limited to half of that of STR1.

Note that, too slow ramp-up rate is not recommended. If so, the state transition mentioned above will be prolonged to much. Before Vss ramps up to its upper limit (about 9V), the state transition will not be completed and will not go into next state.



#### 8. ELECTRICAL CHARACTERISTICS

#### 8.1 ABSOLUTE MAXIMUM RATINGS

Stresses greater than those listed in this table may cause permanent damage to the device. Precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. Subjection to maximum conditions for extended periods may affect reliability. Unused inputs must always be tied to an appropriate logic voltage level (Ground or Vdd).

| SYMBOL               | PARAMETER                              | RATING                                   |
|----------------------|----------------------------------------|------------------------------------------|
| Vss, V <sub>cc</sub> | Voltage on any pin with respect to GND | - 0.5 V to + 7.0 V                       |
| ChrPmp               |                                        | - 0.5 V to + 12.0 V                      |
| Hi-V Pins            | Pin# 2,3,4,5,9,10,17,18,19,21,22,23    | GND-0.3 V to V <sub>Chr-Pmp</sub> + 0.3V |
| Lo-V Pins            | Pin# 8,11,12,13,14,15,16,20            | GND-0.3 V to Vcc + 0.3V                  |
| T <sub>STG</sub>     | Storage Temperature                    | - 65°C to + 150°C                        |
| T <sub>B</sub>       | Ambient Temperature                    | - 55°C to + 125°C                        |
| T <sub>A</sub>       | Operating Temperature                  | 0°C to + 70°C                            |

#### 8.2 AC CHARACTERISTICS

| $Vcc=5V \pm 5 \%$ , $T_A=0 \%$ to $+70 \%$             |                   |     |      |     |       |                             |  |  |
|--------------------------------------------------------|-------------------|-----|------|-----|-------|-----------------------------|--|--|
| PARAMETER                                              | SYMBOL            | MIN | TYP  | MAX | UNITS | TEST CONDITIONS             |  |  |
| VCC SUPPLY CURRENT                                     |                   |     |      |     |       |                             |  |  |
| Norminal Supply Current                                | I <sub>5VSB</sub> |     | 6    |     | mA    |                             |  |  |
| POWER-ON RESET                                         |                   |     |      |     |       |                             |  |  |
| Rising V <sub>5VSB</sub> Threshold                     |                   |     |      | 4.3 | V     | V <sub>Chr_Pmp</sub> > 8.5V |  |  |
| 5VSB Hysteresis                                        |                   |     | 1    |     | V     |                             |  |  |
| Rising V <sub>Chr_Pmp</sub> Threshold                  |                   |     |      | 8.5 | V     | V <sub>5VSB</sub> > 4.3V    |  |  |
| V <sub>Chr_Pmp</sub> Hysteresis                        |                   |     | 1    |     | V     |                             |  |  |
| SOFT-START                                             | SOFT-START        |     |      |     |       |                             |  |  |
| Soft-Start Current                                     | lss               |     | 18   |     | uA    |                             |  |  |
| V <sub>SS</sub> upper limit                            |                   |     | 9    |     | V     |                             |  |  |
| Nominal Output Voltage                                 |                   |     | 2.5  |     | V     | Vset2=0V; Vset3=0V          |  |  |
| Nominal Output Voltage                                 |                   |     | 2.63 |     | V     | Vset2=5V; Vset3=0V          |  |  |
| Nominal Output Voltage                                 |                   |     | 2.77 |     | V     | Vset2=0V; Vset3=5V          |  |  |
| Nominal Output Voltage                                 |                   |     | 2.90 |     | V     | Vset2=5V; Vset3=5V          |  |  |
| Regulation                                             |                   | 3   |      | 3   | %     |                             |  |  |
| STR <sub>SEN1</sub> Under-Voltage<br>Falling Threshold |                   |     | 80   |     | %     |                             |  |  |



AC CHARACTERISTICS, continued.

| $Vcc=5V \pm 5 \%$ , $T_A = 0 \%$ to +7              | $Vcc=5V\pm5\%$ , $T_A=0\%$ to $+70\%$ |     |     |     |       |                                      |  |  |
|-----------------------------------------------------|---------------------------------------|-----|-----|-----|-------|--------------------------------------|--|--|
| PARAMETER                                           | SYMBOL                                | MIN | TYP | MAX | UNITS | TEST CONDITIONS                      |  |  |
| VCC SUPPLY CURRENT                                  |                                       |     |     |     |       |                                      |  |  |
| MAX STR <sub>DRV1</sub> Output Voltage              |                                       | 6   |     |     | V     | I (STR1 <sub>DRV</sub> ) < 0.1mA     |  |  |
| BUS TERMINATION REGULA                              | TOR                                   |     |     |     |       |                                      |  |  |
| Nominal Output Voltage / V <sub>STRSEN1</sub>       |                                       |     | 50  |     | %     | The output is always the 50% of STR1 |  |  |
| Regulation                                          |                                       | -2  |     | 3   | %     |                                      |  |  |
| <b>5VDUAL SWITCH CONTROL</b>                        | LER                                   |     |     |     |       |                                      |  |  |
| 5V <sub>DRV</sub> Output High Voltage               |                                       | 9   |     |     |       | Cload=3000p                          |  |  |
| 5V <sub>DRV</sub> Sourcing Current                  |                                       |     | 7   |     | mA    | Cload=3000p                          |  |  |
| 5V <sub>DRV</sub> Sinking Current                   |                                       |     | 400 |     | uA    | Cload=3000p                          |  |  |
| 5V <sub>DLSB</sub> Output High Voltage              |                                       | 9   |     |     |       | Cload=3000p                          |  |  |
| 5V <sub>DLSB</sub> Sourcing Current                 |                                       |     | 7   |     | mA    | Cload=3000p                          |  |  |
| 5V <sub>DLSB</sub> Sinking Current                  |                                       |     | 230 |     | uA    | Cload=3000p                          |  |  |
| 3V <sub>CC</sub> SWITCH CONTROLLER                  |                                       |     |     |     |       |                                      |  |  |
| 3V <sub>DRV</sub> Output High Voltage               |                                       | 9   |     |     |       | Cload=3000p                          |  |  |
| 3V <sub>DRV</sub> Sourcing Current                  |                                       |     | 7   |     | mA    | Cload=3000p                          |  |  |
| 3V <sub>DRV</sub> Sinking Current                   |                                       |     | 400 |     | uA    | Cload=3000p                          |  |  |
| 3.3V <sub>SB</sub> LINEAR REGULATOR                 |                                       |     |     |     |       |                                      |  |  |
| Nominal Output Voltage                              |                                       |     | 3.3 |     | V     |                                      |  |  |
| Regulation                                          |                                       | 3   |     | 3   | %     |                                      |  |  |
| STR <sub>SEN1</sub> Under-Voltage Falling Threshold |                                       |     | 80  |     | %     |                                      |  |  |
| MAX 3.3V <sub>DLSB</sub> Output Voltage             |                                       | 6   |     |     | V     | I (3.3V <sub>DLSB</sub> ) < 0.1mA    |  |  |
| S3#,S5#,5VDLEN#, PWOK,CI                            | HARGE PUN                             | /IP |     |     |       |                                      |  |  |
| Input Logic High                                    | 2.2                                   |     |     |     | V     |                                      |  |  |
| Input Logic Low                                     |                                       |     |     | 0.8 | V     |                                      |  |  |
| PWOK Output Inpedence                               |                                       | 150 |     |     | ohm   | LUV active                           |  |  |
| Charge Pump Frequency                               |                                       |     | 200 |     | KHz   |                                      |  |  |



#### 9. PACKAGE DIMENSION 24-TSSOP 173MIL





#### 10. ORDERING INFORMATION

| PART NUMBER | PACKAGE TYPE | PRODUCTION FLOW          |  |  |
|-------------|--------------|--------------------------|--|--|
| W83301DR-O  | 24-PIN TSSOP | Commercial, 0°C to +70°C |  |  |

#### 11. HOW TO READ THE TOP MARKING



1st line: Winbond logo

2nd line: W83301DR-O - the part number

3rd line: Tracking code Tracking code 106 O B 1 1039050-21NA

106: packages made in Year 01', week 6

O: assembly house ID; O means OSE, G means GR, ...

B: the IC version

1: wafers manufactured in Winbond FAB I

1039050-21NA: wafer production series number



#### 12. REVISION HISTORY

| VERSION DATE |              | PAGE | DESCRIPTION          |
|--------------|--------------|------|----------------------|
| A1           | May 24, 2005 | 15   | ADD Important Notice |
|              |              |      |                      |

#### **Important Notice**

Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Further more, Winbond products are not intended for applications wherein failure of Winbond products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur.

Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.



Headquarters

No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5665577 http://www.winbond.com.tw/

Taipei Office 9F, No.480, Rueiguang Rd., Neihu District, Taipei, 114, Taiwan, R.O.C. TEL: 886-2-8177-7168 FAX: 886-2-8751-3579 Winbond Electronics Corporation America 2727 North First Street, San Jose,

CA 95134, U.S.A. TEL: 1-408-9436666 FAX: 1-408-5441798

Winbond Electronics Corporation Japan 7F Daini-ueno BLDG, 3-7-18

Shinyokohama Kohoku-ku, Yokohama, 222-0033 TEL: 81-45-4781881 FAX: 81-45-4781800 Winbond Electronics (Shanghai) Ltd. 27F, 2299 Yan An W. Rd. Shanghai,

200336 China TEL: 86-21-62365999 FAX: 86-21-62365998

Winbond Electronics (H.K.) Ltd. Unit 9-15, 22F, Millennium City, No. 378 Kwun Tong Rd., Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064

Please note that all data and specifications are subject to change without notice.

All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.