# SCHOTTKY BIPOLAR LSI MICROCOMPUTER SET CENTRAL PROCESSING ELEMENT The INTEL Bipolar Microcomputer Set is a family of Schottky bipolar LSI circuits which simplify the construction of microprogrammed central processors and device controllers. These processors and controllers are truly microprogrammed in the sense that their control logic is organized around a separate read-only memory called the microprogram memory. Control signals for the various processing elements are generated by the microinstructions contained in the microprogram memory. In the implementation of a typical central processor, as shown below, the microprogram interprets a higher level of instructions called macroinstructions, similar to those found in a small computer. For device controllers, the microprograms directly implement the required control functions. The INTEL<sup>®</sup> 3002 Central Processing Element contains all of the circuits that represent a 2-bit wide slice through the data processing section of a digital computer. To construct a complete central processor for a given word width N, it is simply necessary to connect an array of N/2 CPE's together. When wired together in such an array, a set of CPE's provide the following capabilities: 2's complement arithmetic Logical AND, OR, NOT and exclusive-OR Incrementing and decrementing Shifting left or right Bit testing and zero detection Carry look-ahead generation Multiple data and address busses High Performance - 100 ns Cycle Time TTL and DTL Compatible N-Bit Word Expandable Multi-Bus Organization - 3 Input Data Busses 2 Three-State Fully Buffered Output Data Busses - 11 General Purpose Registers Full Function Accumulator Independent Memory Address Register Cascade Outputs for Full Carry Look-Ahead Versatile Functional Capability 8 Function Groups Over 40 Useful Functions Zero Detect and Bit Test Single Clock 28 Pin DIP Other members of the INTEL Bipolar Microcomputer Set: 3001 Microprogram Control Unit 3003 Look-Ahead Carry Generator 3212 Multi-Mode Latch Buffer 3214 Priority Interrupt Control Unit 3226 Inverting Bi-Directional Bus Driver 3301 Schottky Bipolar ROM (256 x 4) 3304A Schottky Bipolar ROM (512 x 8) 3601 Schottky Bipolar PROM (256 x 4) 3604 Schottky Bipolar PROM (512 x 8) € Intel Corporation, 1975 # PIN DESCRIPTION | PIN | SYMBOL | NAME AND FUNCTION | TYPE(1) | |------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | 1, 2 | 10-11 | External Bus Inputs The external bus inputs provide a separate input port for external input devices. | Active LOW | | 3, 4 | κ <sub>0</sub> -κ <sub>1</sub> | Mask Bus Inputs The mask bus inputs provide a separate input port for the microprogram memory, to allow mask or constant entry. | Active LOW | | 5, 6 | X, Y | Standard Carry Look-Ahead Cascade Outputs The cascade outputs allow high speed arithmetic operations to be performed when they are used in conjunction with the INTEL 3003 Look-Ahead Carry Generator. | | | 7 | СО | Ripply Carry Output The ripple carry output is only disabled during shift right operations. | Active LOW<br>Three-state | | 8 | RO | Shift Right Output The shift right output is only enabled during shift right operations. | Active LOW<br>Three-state | | 9 | LI | Shift Right Input | Active LOW | | 10 | CI | Carry Input | Active LOW | | 11 | EA | Memory Address Enable Input When in the LOW state, the memory address enable input enables the memory address outputs $(A_0-A_1)$ . | Active LOW | | 12-13 | A <sub>0</sub> -A <sub>1</sub> | Memory Address Bus Outputs The memory address bus outputs are the buffered outputs of the memory address register (MAR). | Active LOW<br>Three-state | | 14 | GND | Ground | | | 15-17,<br>24-27, | F <sub>O</sub> -F <sub>6</sub> | Micro-Function Bus Inputs The micro-function bus inputs control ALU function and register selection. | | | 18 | CLK | Clock Input | | | 19-20 | D <sub>0</sub> -D <sub>1</sub> | Memory Data Bus Outputs The memory data bus outputs are the buffered outputs of the full function accumulator register (AC). | Active LOW<br>Three-state | | 21-22 | M <sub>O</sub> -M <sub>1</sub> | Memory Data Bus Inputs The memory data bus inputs provide a separate input port for memory data. | Active LOW | | 23 | ED | Memory Data Enable Input When in the LOW state, the memory data enable input enables the memory data outputs $\{D_0 - D_1\}$ | Active LOW | | 28 | Vcc | +5 Volt Supply | | NOTE: (Prof. Co. Co. Series) <sup>1.</sup> Active HIGH, unless otherwise specified. The CPE provides the arithmetic, logic and register functions of a 2-bit wide slice through a microprogrammed central processor. Data from external sources such as main memory, is brought into the CPE on one of the three separate input busses. Data being sent out of the CPF to external devices is carried on either of the two output busses. Within the CPE, data is stored in one of eleven scratchpad registers or in the accumulator. Data from the input busses, the registers, or the accumulator is available to the arithmetic/logic section (ALS) under the control of two internal multiplexers. Additional inputs and outputs are included for carry propagation. shifting, and micro-function selection. The complete logical organization of the CPE is shown below. # MICRO-FUNCTION BUS AND DECODER The seven micro-function bus input lines of the CPE, designated $F_0$ – $F_6$ , are decoded internally to select the ALS function, generate the scratchpad address, and control the A and B multiplexers. # M-BUS AND I-BUS INPUTS The M-bus inputs are arranged to bring data from an external main memory into the CPE. Data on the M-bus is multiplexed internally for input to the ALS. The I-bus inputs are arranged to bring data from an external I/O system into the CPE. Data on the I-bus is also multiplexed internally, although independently of the M-bus, for input to the ALS Separation of the two busses permits a relatively lightly loaded memory bus even though a large number of I/O devices are connected to the I-bus. Alternatively, the I-bus may be wired to perform a multiple bit shift (e.g., a byte exchange) by connecting it to one of the output busses. In this case, I/O device data is gated externally onto the M-bus. #### SCRATCHPAD The scratchpad contains eleven registers designated $R_0$ through $R_0$ and T. The output of the scratchpad is multiplexed internally for input to ALS. The ALS output is returned for input into the scratchpad. ## ACCUMULATOR AND D-BUS An independent register called the accumulator (AC) is available for storing the result of an ALS operation. The output of the accumulator is multiplexed internally for input back to the ALS and is also available viā a threestate output buffer on the D-bus outputs. Conventional usage of the D-bus is for data being sent to the external main memory or to external I/O devices. #### A AND B MULTIPLEXERS The A and B multiplexers select the two inputs to the ALS specified on the micro-function bus. Inputs to the A-multiplexer include the M-bus, the scratchpad, and the accumulator. The B-multiplexer selects either the I-bus, the accumulator, or the K-bus. The selected B-multiplexer input is always logically ANDed with the data on the K-bus (see below) to provide a flexible masking and bit testing capability. ### ALS AND K-BUS The ALS is capable of a variety of arithmetic and logic operations, including 2's complement addition, incrementing, and decrementing, plus logical AND, inclusive-OR, exclusive-NOR, and logical complement. The result of an ALS operation may be stored in the accumulator or one of the scratchpad registers. Separate left input and right output lines, designated LI and RO, are available for use in right shift operations. Carry input and carry output lines, designated CI and CO are provided for normal ripple carry propaga- tion. CO and RO data are brought out via two alternately enabled tri-state buffers. In addition, standard look ahead carry outputs, designated X and Y, are available for full carry look ahead across any word length. The ability of the K-bus to mask inputs to the ALS greatly increases the versatility of the CPE. During non-arithmetic operations in which carry propagation has no meaning, the carry circuits are used to perform a word-wise inclusive-OR of the bits, masked by the K-bus, from the register or bus selected by the function decoder. Thus, the CPE provides a flexible bit testing capability. The K-bus is also used during arithmetic operations to mask portions of the field being operated upon. An additional function of the K-bus is that of supplying constants to the CPE from the microprogram. # MEMORY ADDRESS REGISTER AND A-BUS A separate ALS output is also available to the memory address register (MAR) and to the A-bus via a three-state output buffer. Conventional usage of the MAR and A-bus is for sending addresses to an external main memory. The MAR and A-bus may also be used to select an external device when executing I/O operations. Figure 2. 3002 Block Diagram During each micro-cycle, a microfunction is applied to F-bus inputs of the CPE. The micro-function is decoded, the operands are selected by the multiplexers, and the specified operation is performed by ALS. If a negative going clock edge is applied, the result of the ALS operation is either deposited in the accumulator or written into the selected scratchpad register. In addition, certain operations permit related address data to be deposited in the MAR. A new micro-function should only be applied following the rising edge of the clock. By externally gating the clock input to CPE, referred to as conditional clocking, the clock pulse may be selectively omitted during a micro-cycle. Since the carry, shift, and look-ahead circuits are not clocked, their outputs may be used to perform a variety of non-destructive tests on data in the accumulator or in the scratchpad. No register contents are modified by the operation due to the absence of the clock pulse, The micro-function to be performed is determined from the function group (F-Group) and register group (R-Group) selected by the data on the F-bus. The F-Group is specified by the upper three bits of data, F4-F6. The R-Group is specified by the lower four bits of data, Fo-F3. R-Group I contains Ro through Rg, T, and AC and is denoted by the symbol Rn. R-Group II and R-Group III contain only T and AC. F-Group and R-Group formats are summarized in Appendix A. The following is a detailed explanation of each of the CPE micro-functions. A general functional description of each operation is given followed by two additional descriptions which explain the result of the micro-function with both K-bus inputs at logical 0 or both at logical 1. In most cases, the effect of placing the K-bus in the all-one or the all-zero state is to either select or deselect the accumulator in the operation. respectively. A micro-function mnemonic is included with each description for reference purposes and to assist in the design of micro-assembly languages. The micro-functions are summarized in Appendix B. The effective micro-functions for the all-zero and the all-one K-bus states are summarized in Appendix C and D, respectively. #### F-GROUP O R-GROUP I Logically AND the contents of AC with the data on the K-bus. Add the result to the contents of Rn and the value of the carry input (CI). Deposit the sum in AC and Rn. ILR K-BUS = 00 Conditionally increment Rn and load the result in AC. Used to load AC from R<sub>n</sub> or to increment R<sub>n</sub> and load a copy of the result in AC. ALR K-BUS= 11 Add AC and CI to Rn and load the result in AC. Used to add AC to a register. If Rn is AC, then AC is shifted left one bit position. #### F-GROUP O R-GROUP II Logically AND the contents of AC with the data on the K-bus. Add the result to CI and the data on the M-bus. Deposit the sum in AC or T, as specified. #### **ACM** K-BUS = 00 Add CI to the data on the M-bus. Load the result in AC or T, as specified. Used to load memory data in the specified register, or to load incremented memory data in the specified register. K-BUS = 11 Add the data on the M-bus to AC and CI, and load the result in AC or T, as specified. Used to add memory data or incremented memory data to AC and store the sum in the specified register. F-GROUP O R-GROUP III (General description omitted, see Appendix B.) SRA K-BUS = 00 Shift the contents of AC or T, as specified, right one bit position. Place the previous low order bit value on RO and fill the high order bit from the data on LI. Used to shift or rotate AC or T right one bit. (K-bus = 11 description omitted, see Appendix B.) #### F-GROUP 1 R-GROUP I Logically OR the contents of Rn with the data on the K-bus. Deposit the result in MAR, Add the data on the K-bus to contents of Rn and CI. Deposit the result in Rn. LMI K-BUS = 00 Load MAR from Rn. Conditionally increment Rn. Used to maintain a macro-instruction program counter. K-BUS = 11 Set MAR to all one's. Conditionally decrement Rn by one. Used to force MAR to its highest address and to decrement Rn. #### F-GROUP 1 R-GROUP II Logically OR the data on the M-bus with the data on the K-bus. Deposit the result in MAR. Add the data on the K-bus to the data on the M-bus and Cl. Deposit the sum in AC or T, as specified. K-BUS = 00 Load MAR from the M-bus. Add CI to the data on the M-bus. Deposit the result in AC or T. Used to load the address register with memory data for macro-instructions using indirect addressing. K-BUS = 11 Set MAR to all ones. Subtract one from the data on the M-bus. Add CI to the difference and deposit the result in AC or T, as specified. Used to load decremented memory data in AC or T. F-GROUP 1 R-GROUP III Logically OR the data on the K-bus with the complement of the contents of AC or T, as specified. Add the result to the logical AND of the contents of specified register with the data on the K-bus. Add the sum to CI. Deposit the result in the specified register. K-BUS = 00 Add CI to the complement of the contents of AC or T, as specified. Deposit the result in the specified register. Used to form the 1's or 2's complement of AC or T. DCA K-BUS = 11 Subtract one from the contents of AC or T, as specified. Add CI to the difference and deposit the sum in the specified register. Used to decrement AC or T. ### F-GROUP 2 R-GROUP I Logically AND the data on the K-bus with the contents of AC. Subtract one from the result and add the difference to CI. Deposit the sum in $\rm R_n$ . CSR K-BUS = 00 Subtract one from CI and deposit the difference in $R_n$ . Used to conditionally clear or set $R_n$ to all 0's or 1's, respectively. SDR K-BUS = 11 Subtract one from AC and add the difference to CI. Deposit the sum in $R_n$ . Used to store AC in $R_n$ or to store the decremented value of AC in $R_n$ . ### F-GROUP 2 R-GROUP II Logically AND the data on the K-bus with the contents of AC. Subtract one from the result and add the difference to CI. Deposit the sum in AC or T, as specified. CSA K-BUS = 00 Subtract one from CI and deposit the difference in AC or T, as specified. Used to conditionally clear or set AC or T. SDA K-BUS = 11 Subtract one from AC and add the difference to CI. Deposit the sum in AC or T, as specified, Used to store AC in T, or decrement AC, or store the decremented value of AC in T. # F-GROUP 2 R-GROUP III Logically AND the data of the K-bus with the data on the I-bus. Subtract one from the result and add the difference to CI. Deposit the sum in AC or T, as specified. (K-bus = 00 description omitted, see CSA above.) LDI K-BUS = 11 Subtract one from the data on the I-bus and add the difference to CI. Deposit the sum in AC or T, as specified. Used to load input bus data or decremented input bus data in the specified register. ### F-GROUP 3 R-GROUP I Logically AND the contents of AC with the data on the K-bus. Add the contents of $\mathbf{R}_n$ and CI to the result. Deposit the sum in $\mathbf{R}_n$ . INR K-BUS = 00 Add CI to the contents of $R_n$ and deposit the sum in $R_n$ . Used to increment $R_n$ . ADR K-BUS = 11 Add the contents of AC to $R_n$ . Add the result to CI and deposit the sum in $R_n$ . Used to add the accumulator to a register or to add the incremented value of the accumulator to a register. F-GROUP 3 R-GROUP II (All descriptions omitted, identical to F-Group O/R-Group II described above.) F-GROUP 3 R-GROUP III Logically AND the data on the K-bus with the data on the I-bus. Add CI and the contents of AC or T, as specified, to the result. Deposit the sum in the specified register. INA K-BUS = 00 Conditionally increment the contents of AC or T, as specified. Used to increment AC or T. AIA K-BUS = 11 Add the data on the I-bus to the contents of AC or T, as specified. Add CI to the result and deposit the sum in the specified register. Used to add input data or incremented input data to the specified register. ## F-GROUP 4 R-GROUP I Logically AND the data on the K-bus with the contents of AC. Logically AND the result with the contents of $R_n$ . Deposit the final result in $R_n$ . Logically OR the value of CI with the word-wise OR of the bits of the final result. Place the value of the carry OR on the carry output (CO) line. CLR K-BUS = 00 Clear $R_n$ to all 0's. Force CO to CI. Used to clear a register and force CO to CI. ANR K-BUS = 11 Logically AND AC with $R_n$ . Deposit the result in $R_n$ . Force CO to one if the result is non-zero. Used to AND the accumulator with a register and test for a zero result. F-GROUP 4 R-GROUP II Logically AND the data on the K-bus with the contents of AC. Logically AND the result with the data on the M-bus. Deposit the final result in AC or T, as specified. Logically OR the value of CI with the word-wise OR of the bits of the final result. Place the value of the carry OR on CO. -A K-BUS = 00 Clear AC or T, as specified, to all 0's. Force CO to CI. Used to clear the specified register and force CO to CI. ANM K-BUS = 11 Logically AND the data on the M-bus with the contents of AC. Deposit the result in AC or T, as specified. Force CO to one if the result is non-zero. Used to AND M-bus data to the accumulator and test for a zero result. F-GROUP 4 R-GROUP III Logically AND the data on I-bus with the data on the K-bus. Logically AND the result with the contents of AC or T, as specified. Deposit the final result in the specified register. Logically OR CI with the word-wise OR of the bits of the final result. Place the value of the carry OR on CO. (K-bus = 00 description omitted, see CLA above.) ANI K-BUS = 11 Logically AND the data on the I-bus with the contents of AC or T, as specified. Deposit the result in the specified register. Force CO to one if the result is non-zero. Used to AND the I-bus to the accumulator and test for a zero result. F-GROUP 5 R-GROUP I Logically AND the data on the K-bus with the contents of $R_n$ . Deposit the result in $R_n$ . Logically OR CI with the word-wise OR of the result. Place the value of the carry OR on CO. (K-bus = 00 description omitted, see CLR above.) TZR K-BUS = 11 Force CO to one if $R_n$ is non-zero. Used to test a register for zero. Also used to AND K-bus data with a register (see general description) for masking and, optionally, testing for a zero result. F-GROUP 5 R-GROUP II Logically AND the data on the K-bus with the data on the M-bus. Deposit the result in AC or T, as specified. Logically OR CI with the word-wise OR of the result. Place the value of the carry OR on CO. (K-bus = 00 description omitted, see CLA above.) ### LTM K-BUS = 11 Load AC or T, as specified, with data from the M-bus. Force CO to one if the result is non-zero. Used to load the specified register from memory and test for a zero result. Also used to AND K-bus data with M-bus data (see general description) for masking and, optionally, testing for a zero result. ### F-GROUP 5 R-GROUP III Logically AND the data on K-bus with contents of AC or T, as specified. Deposit the result in the specified register. Logically OR CI with the word-wise OR of the result. Place the value of the carry OR on CO. (K-bus = 00 description omitted, see CLA above.) TZA K-BUS = 11 Force CO to one if AC or T, as specified, is non-zero. Used to test the specified register for zero. Also used to AND K-bus data to the specified register (see general description) for masking and, optionally, testing for a zero result. ## F-GROUP 6 R-GROUP I Logically OR CI with the word-wise OR of the logical AND of AC and the data on the K-bus. Place the result of the carry OR on CO. Logically OR the contents of $R_n$ with the logical AND of AC and the data on the K-bus. Deposit the result in $R_n$ . NOP K-BUS = 00 Force CO to CI. Used as a null operation or to force CO to CI. ORR K-BUS = 11 Force CO to one if AC is non-zero. Logically OR the contents of the accumulator to the contents of $R_n$ . Deposit the result in $R_n$ . Used to OR the accumulator to a register and, optionally, test the previous accumulator value for zero. # F-GROUP 6 R-GROUP II Logically OR CI with the word-wise OR of the logical AND of AC and the data on the K-bus. Place the value of the carry OR on CO. Logically OR the data on the M-bus, with the logical AND of AC and the data on the K-bus. Deposit the final result in AC or T, as specified. ### LMF K-BUS = 00 Load AC or T, as specified, from the M-bus. Force CO to CI. Used to load the specified register with memory data and force CO to CI. #### ORM K-BUS = 11 Force CO to one if AC is non-zero. Logically OR the data on the M-bus with the contents of AC. Deposit the result in AC or T, as specified. Used to OR memory data with the accumulator and, optionally, test the previous value of the accumulator for zero. ### F-GROUP 6 R-GROUP III Logically OR CI with the word-wise OR of the logical AND of the data on the I-bus and the data on the K-bus. Place the value of the carry OR on CO. Logically AND the data on the K-bus with the data on the I-bus. Logically OR the result with the contents of AC or T, as specified. Deposit the final result in the specified register. (K-bus = 00 description omitted, see NOP above.) ### ORI K-BUS = 11 Force CO to one if the data on the I-bus is non-zero. Logically OR the data on the I-bus to the contents of AC or T, as specified. Deposit the result in the specified register. Used to OR I-bus data with the specified register and, optionally, test the I-bus data for zero. # F-GROUP 7 R-GROUP I Logically OR CI with the word-wise OR of the logical AND of the contents of $R_n$ and AC and the data on the K-bus. Place the value of the carry OR on CO. Logically AND the data on the K-bus with the contents of AC. Exclusive-NOR the result with the contents of $R_n$ . Deposit the final result in $R_n$ . #### CMP K-BUS = 00 Complement the contents of $\boldsymbol{R}_{n},\;$ Force CO to CI. ### XNR K-BUS = 11 Force CO to one if the logical AND of AC and $R_n$ is non-zero. Exclusive-NOR the contents of AC with the contents of $R_n$ . Deposit the result in $R_n$ . Used to exclusive-NOR the accumulator with a register. # F-GROUP 7 R-GROUP II Logically OR CI with the word-wise OR of the logical AND of the contents of AC and the data on the K-bus and M-bus. Place the value of the carry OR on CO. Logically AND the data on the K-bus with the contents of AC. Exclusive-NOR the result with the data on the M-bus. Deposit the final result in AC or T, as specified. #### LCM K-BUS = 00 Load the complement of the data on the M-bus into AC or T, as specified. Force CO to CI. #### XNM K-BUS = 11 Force CO to one if the logical AND of AC and the M-bus data is non-zero. Exclusive-NOR the contents of AC with the data on the M-bus. Deposit the result in AC or T, as specified. Used to exclusive—NOR memory data with the accumulator. # F-GROUP 7 R-GROUP III Logically OR CI with the word-wise OR of the logical AND of the contents of the specified register and the data on the I-bus and K-bus. Place the value of the carry OR on CO. Logically AND the data on the K-bus with the data on the I-bus. Exclusive-NOR the result with the contents of AC or T, as specified. Deposit the final result in the specified register. # CMA K·BUS = 00 Complement AC or T, as specified. Force CO to CI. # XNI K-BUS = 11 Force CO to one if the logical AND of the contents of AC or T, as specified, and the I-bus data is non-zero. Exclusive-NOR the contents of the specified register with the data on the I-bus. Deposit the result in AC or T, as specified. Used to exclusive-NOR input data with the accumulator. # D.C. AND OPERATING CHARACTERISTICS # **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias | |--------------------------------| | Storage Temperature | | All Output and Supply Voltages | | All Input Voltages | | Output Currents | <sup>\*</sup>COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may effect device reliability. $T_A = 0^{\circ}C$ to $+70^{\circ}C$ | | | | LIMITS | | | | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|-----------------------|----------------|--------------------------------------------------------------------| | SYMBOL | PARAMETER | MIN | TYP <sup>(1)</sup> | MAX | UNIT | CONDITIONS | | Vc | Input Clamp Voltage (All<br>Input Pins) | | -0.8 | -1.0 | ٧ | V <sub>CC</sub> = 4.75V, I <sub>C</sub> = -5 mA | | lF | Input Load Current: $F_0 {\leftarrow} F_6, CLK, K_0, K_1, EA, ED $ $I_0, I_1, M_0, M_1, LI $ $CI$ | | -0.05<br>-0.85<br>-2.3 | -0.25<br>-1.5<br>-4.0 | mA<br>mA<br>mA | V <sub>CC</sub> = 5.25V, V <sub>F</sub> = 0.45V | | l <sub>R</sub> | Input Leakage Current: $F_0\text{-}F_6, \text{CLK}, \text{K}_0, \text{K}_1, \text{EA}, \text{ED} \\ I_0, I_1, M_0, M_1, \text{LI} \\ \text{CI}$ | | | 40<br>60<br>180 | μΑ<br>μΑ<br>μΑ | V <sub>CC</sub> = 5.25V, V <sub>R</sub> = 5.25V | | VIL | Input Low Voltage | | | 0.8 | V | V <sub>CC</sub> = 5.0V | | V <sub>IH</sub> | Input High Voltage | 2.0 | | | V | | | lcc | Power Supply Current | | 145 | 190 | mA | V <sub>CC</sub> = 5.25V <sup>(2)</sup> | | Vol | Output Low Voltage (All Output Pins) | | 0.3 | 0.45 | V | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 10 mA | | V <sub>ОН</sub> | Output High Voltage (All<br>Output Pins) | 2.4 | 3.0 | | V | $V_{CC} = 4.75V$ , $I_{OH} = -1 \text{ mA}$ | | los | Short Circuit Output Current (All Output Pins) | -15 | ~25 | -60 | mA | V <sub>CC</sub> = 5.0V | | <sup>1</sup> 0 (off) | Off State Output Current $A_0$ , $A_1$ , $D_0$ , $D_1$ , $CO$ and $RO$ | | | -100<br>100 | μΑ<br>μΑ | $V_{CC} = 5.25V, V_{O} = 0.45V$<br>$V_{CC} = 5.25V, V_{O} = 5.25V$ | #### NOTES <sup>(1)</sup> Typical values are for T<sub>A</sub> = 25°C and nominal supply voltage <sup>(2)</sup> CLK input grounded, other inputs open. # A.C. CHARACTERISTICS AND WAVEFORMS $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ | SYMBOL | PARAMETER | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------|-----------------------------------------------------------------------------------------------------|-----|--------------------|------------|------| | tcy | Clock Cycle Time | 100 | 70 | | ns | | <sup>t</sup> wp | Clock Pulse Width | 33 | 20 | | ns | | tFS | Function Input Set-Up Time ( $F_0$ through $F_6$ ) | 60 | 40 | | ns | | | Data Set-Up Time: | | | | | | <sup>t</sup> DS | $I_0$ , $I_1$ , $M_0$ , $M_1$ , $K_0$ , $K_1$ | 50 | 30 | | ns | | tss | LI, CI | 27 | 13 | | ns | | | Data and Function Hold Time: | | | | | | ten | F <sub>0</sub> through F <sub>6</sub> | 5 | -2 | | ns | | t <sub>DH</sub> | I <sub>0</sub> , I <sub>1</sub> , M <sub>0</sub> , M <sub>1</sub> , K <sub>0</sub> , K <sub>1</sub> | 5 | -4 | | ns | | tsH | LI, CI | 15 | 2 | | nş | | | Propagation Delay to X, Y, RO from: | | | | | | <sup>t</sup> xF | Any Function Input | | 37 | 52 | ns | | $t_{XD}$ | Any Data Input | | 29 | 42 | ns | | txt | Trailing Edge of CLK | | 40 | 60 | ns | | <sup>t</sup> XL | Leading Edge of CLK | 17 | | | ns | | | Propagation Delay to CO from: | | | | | | t <sub>CL</sub> | Leading Edge of CLK | 20 | | | ns | | t <sub>CT</sub> | Trailing Edge of CLK | | 48 | 70 | ns | | tCF | Any Function Input | | 43 | 65 | ns | | tCD | Any Data Input | | 30 | <b>5</b> 5 | ns | | t <sub>CC</sub> | C1 (Ripple Carry) | | 14 | 25 | ns | | | Propagation Delay to $A_0$ , $A_1$ , $D_0$ , $D_1$ from: | | | | | | $t_{DL}$ | Leading Edge of CLK | | 32 | 50 | ns | | <sup>t</sup> DE | Enable Input ED, EA | | 12 | 25 | ns | #### NOTE: (1) Typical values are for TA = 25°C and nominal supply voltage. # TEST CONDITIONS: Input pulse amplitude: 2.5 V Input rise and fall times of 5 ns between 1 and 2 volts. Output loading is 10 mA and 30 pF. Speed measurements are made at 1.5 volt levels. # TEST LOAD CIRCUIT: # CAPACITANCE(2) TA = 25°C | SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | |------------------|--------------------|-----|-----|-----|------| | CIN | Input Capacitance | | 5 | 10 | ρF | | C <sub>OUT</sub> | Output Capacitance | | 6 | 12 | pF | # NOTE: <sup>(2)</sup> This parameter is periodically sampled and is not 100% tested. Condition of measurement is f ≈ 1 MHz, V<sub>BIAS</sub> = 2.5V, V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C. # TYPICAL AC AND DC CHARACTERISTICS Carry in Set Up Time vs V<sub>CC</sub> and Temperature Propagation Delay Clock to Output Current vs Output Low Voltage Clock Pulse Width vs $V_{CC}$ and Temperature Propagation Delay Function Inputs to Cascade Outputs vs V<sub>CC</sub> and Temperature Propagation Delay Clock to # APPENDIX A MICRO-FUNCTION SUMMARY | F-GROUP | R-GROUP | MICRO-FUNCTION | | |---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 1 | $R_n + (AC \wedge K) + CI \rightarrow R_n$ , AC | | | 0 | 11 | $M + (AC \wedge K) + CI \rightarrow AT$ | | | | Ш | $AT_L \wedge (\overline{I_L \wedge K_L}) \rightarrow RO$ $LI \vee [(I_H \wedge K_H) \wedge AT_H] \rightarrow AT_H$ $[AT_L \wedge (I_L \wedge K_L)] \vee [AT_H \vee (I_H \wedge K_H)] \rightarrow AT_L$ | | | | 1 | $K \vee R_n \rightarrow MAR$ $R_n + K + CI \rightarrow R_n$ | | | 1 | H | $K \vee M \rightarrow MAR$ $M + K + CI \rightarrow AT$ | | | | 111 | $(\overline{AT} \vee K) + (AT \wedge K) + CI \rightarrow AT$ | | | | I | (AC ∧ K) -1 + CI → R <sub>n</sub> | | | 2 | B | $(AC \land K) = 1 + CI \rightarrow AT$ { (see Note 1) | | | | 1#1 | $(I \land K) = 1 + CI \rightarrow AT$ | | | | I | $R_n + (AC \wedge K) + CI \rightarrow R_n$ | | | 3 | 41 | $M + (AC \land K) + CI \rightarrow AT$ | | | | 411 | $AT + (I \wedge K) + CI \rightarrow AT$ | | | | 1 | $CI \vee (R_n \wedge AC \wedge K) \rightarrow CO$ $R_n \wedge (AC \wedge K) \rightarrow R_n$ | | | 4 | 11 | $CI \lor (M \land AC \land K) \rightarrow CO$ $M \land (AC \land K) \rightarrow AT$ | | | | 111 | $CI \lor (AT \land I \land K) \rightarrow CO$ $AT \land (I \land K) \rightarrow AT$ | | | | I | $C1 \vee (R_n \wedge K) \rightarrow CO$ $K \wedge R_n \rightarrow R_n$ | | | 5 | 11 | $CI + (M \wedge K) \rightarrow CO$ $K \wedge M \rightarrow AT$ | | | | 111 | $CI \lor (AT \land K) \rightarrow CO$ $K \land AT \rightarrow AT$ | | | | 1 | $CI \vee (AC \wedge K) \rightarrow CO$ $R_0 \vee (AC \wedge K) \rightarrow R_0$ | | | 6 | 11 | $CI \lor (AC \land K) \rightarrow CO$ $M \lor (AC \land K) \rightarrow AT$ | | | | HI | $CI \lor (I \land K) \rightarrow CO$ $AT \lor (I \land K) \rightarrow AT$ | | | | ı | $Ci \vee (R_n \wedge AC \wedge K) \rightarrow CO$ $R_n \oplus (AC \wedge K) \rightarrow R_n$ | | | 7 | П | $CI \vee (M \wedge AC \wedge K) \rightarrow CO$ $M \oplus (AC \wedge K) \rightarrow AT$ | | | | III | $CI \vee (AT \wedge I \wedge K) \rightarrow CO$ $AT \oplus (I \wedge K) \rightarrow AT$ | | ## NOTES: - 1. 2's complement arithmetic adds 111...11 to perform subtraction of 000...01. - 2. $R_{\rm n}$ includes T and AC as source and destination registers in R-group 1 micro-functions. - 3. Standard arithmetic carry output values are generated in F-group 0, 1, 2 and 3 instructions. | SYMBOL | MEANING | | | | | |----------------|---------------------------------------------------------------|--|--|--|--| | I, K, M | Data on the I, K, and M busses, respectively | | | | | | CI, LI | Data on the carry input and left input, respectively | | | | | | CO, RO | Data on the carry output and right output, respectively | | | | | | R <sub>n</sub> | Contents of register n including T and AC (R-Group I) | | | | | | AC | Contents of the accumulator | | | | | | AT | Contents of AC or T, as specified | | | | | | MAR | Contents of the memory address register | | | | | | L, H | As subscripts, designate low and high order bit, respectively | | | | | | + | 2's complement addition | | | | | | _ | 2's complement subtraction | | | | | | • | Logical AND | | | | | | | Logical OR | | | | | | <u>=</u> | Exclusive-NOR | | | | | | - | Deposit into | | | | | # APPENDIX B ALL-ZERO AND ALL-ONE K-BUS MICRO-FUNCTIONS | K-BUS = 00 MICRO-FUNCTION | MNEMONIC | K-BUS = 11 MICRO-FU | MNEMONIC | | |---------------------------------------------------------------------|----------|------------------------------------------|---------------------------------|-----| | $R_n + CI \rightarrow R_n$ , AC | ILR | $AC + R_n + CI \rightarrow R_n$ , $AC$ | | ALR | | M + Cl → AT | ACM | M + AC + CI → AT | M + AC + CI → AT | | | $AT_L \rightarrow RO$ $AT_H \rightarrow AT_L$ $LI \rightarrow AT_H$ | SRA | (See Appendix B) | | _ | | $R_n \rightarrow MAR$ $R_n + CI \rightarrow R_n$ | LMI | 11 → MAR | $R_n - 1 + Cl \rightarrow R_n$ | DSM | | M → MAR M + CI → AT | LMM | 11 → MAR | M ~ 1 + CI → AT | LDM | | AT + CI → AT | CIA | AT - 1 + CI → AT | | DCA | | $CI - 1 \rightarrow R_n$ | CSR | $AC - 1 + CI \rightarrow R_n$ | | SDR | | CI – 1 → AT See Note 1 | CSA | AC - 1 + CI → AT } | See Note 1 | SDA | | (See CSA above) | - | $I - 1 + C1 \rightarrow AT$ | | LDI | | R <sub>n</sub> + CI → R <sub>n</sub> | INR | $AC + R_n + CI \rightarrow R_n$ | | ADR | | (See ACM above) | _ | (See AMA above) | | _ | | AT + CI → AT | INA | $I + AT + CI \rightarrow AT$ | | AIA | | $CI \rightarrow CO$ $O \rightarrow R_n$ | CLR | $CI \vee (R_n \wedge AC) \rightarrow CO$ | $R_n \wedge AC \rightarrow R_n$ | ANR | | CI → CO 0 → AT | CLA | $CI \lor (M \land AC) \rightarrow CO$ | $M \wedge AC \rightarrow AT$ | ANM | | (See CLA above) | - | $CI \lor (AT \land I) \rightarrow CO$ | $AT \land I \to AT$ | ANI | | (See CLR above) | _ | CI ∨ R <sub>n</sub> → CO | $R_n \rightarrow R_n$ | TZR | | See CLA above) | _ | CI ∨ M → CO | M → AT | LTM | | (See CLA above) | - | CI ∨ AT → CO | AT → AT | TZA | | $CI \rightarrow CO$ $R_n \rightarrow R_n$ | NOP | CI ∨ AC → CO | $R_n \lor AC \rightarrow R_n$ | ORR | | CI → CO M → AT | LMF | CI ∨ AC → CO | M ∨ AC → AT | ORM | | See NOP above) | - | CI ∨ I → CO | I ∨ AT → AT | ORI | | $CI \rightarrow CO$ $\overline{R}_n \rightarrow R_n$ | CMR | $CI \lor (R_n \land AC) \rightarrow CO$ | $R_n \oplus AC \rightarrow R_n$ | XNR | | $CI \rightarrow CO \qquad \overline{M} \rightarrow AT$ | LCM | CI ∨ (M AC) → CO | M ⊕ AC → AT | XNM | | CI → CO AT → AT | CMA | CI / (AT I) → CO | I ⊕ AT → AT | XNI | # APPENDIX C FUNCTION AND REGISTER GROUP FORMATS | UNCTION<br>GROUP | F <sub>6</sub> | 5 | 4 | | |------------------|----------------|---|----|--| | 0 | 0 | 0 | 0 | | | 1 | 0 | Ō | 1 | | | 2 | 0 | 1 | 'n | | | 3 | 0 | 1 | 1 | | | 4 | 1 | 0 | 'n | | | 5 | 1 | Ö | 1 | | | 6 | 1 | 1 | 'n | | | 7 | 1 | i | 1 | | | REGISTER<br>GROUP | REGISTER | F <sub>3</sub> | 2 | 1 | 0 | | |-------------------|----------------|----------------|---|---|----|--| | | R <sub>0</sub> | 0 | 0 | 0 | 0 | | | | R <sub>1</sub> | 0 | 0 | 0 | 1 | | | | $R_2$ | 0 | 0 | 1 | 'n | | | | $R_3$ | 0 | 0 | 1 | 1 | | | 1 | $R_4$ | 0 | 1 | 0 | 'n | | | ļ | R <sub>5</sub> | 0 | 1 | 0 | 1 | | | | R <sub>6</sub> | 0 | 1 | 1 | 'n | | | | R <sub>7</sub> | 0 | 1 | 1 | 1 | | | | R <sub>8</sub> | 1 | 0 | 0 | Ô | | | | R <sub>9</sub> | 1 | 0 | 0 | 1 | | | | T | 1 | 1 | 0 | Ó | | | | AC | 1 | 1 | 0 | 1 | | | 41 | Т | 1 | 0 | 1 | 0 | | | 11 | AC | 1 | 0 | 1 | 1 | | | | Т | 1 | 1 | 1 | 0 | | | 111 | AC | 1 | i | 1 | 1 | | Ripple-Carry Configuration (N 3002 CPE's) Carry Look-Ahead Configuration With Ripple Through the Left Slice (32 Bit Array)